Cisco Systems
Cisco UCS C220 M3 (Intel Xeon E5-2620 v2, 2.10 GHz)

SPECint®_rate2006 = 433
SPECint_rate_base2006 = 417

CPU2006 license: 9019
Test sponsor: Cisco Systems
Tested by: Cisco Systems

Hardware
CPU Name: Intel Xeon E5-2620 v2
CPU Characteristics: Intel Turbo Boost Technology up to 2.60 GHz
CPU MHz: 2100
FPU: Integrated
CPU(s) enabled: 12 cores, 2 chips, 6 cores/chip, 2 threads/core
CPU(s) orderable: 1.2 chip
Primary Cache: 32 KB I + 32 KB D on chip per core
Secondary Cache: 256 KB I+D on chip per core
L3 Cache: 15 MB I+D on chip per chip
Other Cache: None
Memory: 128 GB (16 x 8 GB 2Rx4 PC3-14900R-13, ECC, running at 1600 MHz and CL7)
Disk Subsystem: 1 X 300 GB 15000 RPM SAS
Other Hardware: None

Software
Operating System: Red Hat Enterprise Linux Server release 6.4 (Santiago)
Compiler: C/C++: Version 14.0.0.080 of Intel C++ Studio XE for Linux
Auto Parallel: No
File System: ext4
System State: Run level 3 (multi-user)
Base Pointers: 32-bit
Peak Pointers: 32/64-bit
Other Software: Microquill SmartHeap V10.0
Cisco UCS C220 M3 (Intel Xeon E5-2620 v2, 2.10 GHz)

CPU2006 license: 9019
Test sponsor: Cisco Systems
Tested by: Cisco Systems
Test date: Dec-2013
Hardware Availability: Dec-2013
Software Availability: Sep-2013

Results Table

<table>
<thead>
<tr>
<th>Benchmark</th>
<th>Copies</th>
<th>Seconds</th>
<th>Ratio</th>
<th>Seconds</th>
<th>Ratio</th>
<th>Seconds</th>
<th>Ratio</th>
<th>Seconds</th>
<th>Ratio</th>
<th>Seconds</th>
<th>Ratio</th>
<th>Seconds</th>
<th>Ratio</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Base</td>
<td>Peak</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>400.perlbench</td>
<td>24</td>
<td>791</td>
<td>296</td>
<td>790</td>
<td>297</td>
<td>795</td>
<td>295</td>
<td>789</td>
<td>296</td>
<td>790</td>
<td>297</td>
<td>795</td>
<td>295</td>
</tr>
<tr>
<td>401.bzip2</td>
<td>24</td>
<td>1047</td>
<td>221</td>
<td>1050</td>
<td>221</td>
<td>1046</td>
<td>222</td>
<td>1040</td>
<td>220</td>
<td>1044</td>
<td>221</td>
<td>1046</td>
<td>222</td>
</tr>
<tr>
<td>403.gcc</td>
<td>24</td>
<td>572</td>
<td>338</td>
<td>570</td>
<td>339</td>
<td>572</td>
<td>338</td>
<td>570</td>
<td>339</td>
<td>570</td>
<td>339</td>
<td>572</td>
<td>338</td>
</tr>
<tr>
<td>429.mcf</td>
<td>24</td>
<td>319</td>
<td>686</td>
<td>319</td>
<td>685</td>
<td>320</td>
<td>685</td>
<td>319</td>
<td>685</td>
<td>320</td>
<td>685</td>
<td>319</td>
<td>685</td>
</tr>
<tr>
<td>445.gobmk</td>
<td>24</td>
<td>852</td>
<td>296</td>
<td>856</td>
<td>294</td>
<td>851</td>
<td>296</td>
<td>850</td>
<td>295</td>
<td>850</td>
<td>295</td>
<td>850</td>
<td>295</td>
</tr>
<tr>
<td>456.hmmer</td>
<td>24</td>
<td>411</td>
<td>544</td>
<td>411</td>
<td>545</td>
<td>412</td>
<td>544</td>
<td>412</td>
<td>544</td>
<td>412</td>
<td>544</td>
<td>412</td>
<td>544</td>
</tr>
<tr>
<td>458.sjeng</td>
<td>24</td>
<td>977</td>
<td>297</td>
<td>977</td>
<td>297</td>
<td>994</td>
<td>292</td>
<td>977</td>
<td>297</td>
<td>994</td>
<td>292</td>
<td>977</td>
<td>297</td>
</tr>
<tr>
<td>462.libquantum</td>
<td>24</td>
<td>187</td>
<td>2660</td>
<td>187</td>
<td>2660</td>
<td>187</td>
<td>2660</td>
<td>187</td>
<td>2660</td>
<td>187</td>
<td>2660</td>
<td>187</td>
<td>2660</td>
</tr>
<tr>
<td>464.h264ref</td>
<td>24</td>
<td>1074</td>
<td>494</td>
<td>1074</td>
<td>494</td>
<td>1071</td>
<td>496</td>
<td>1071</td>
<td>496</td>
<td>1071</td>
<td>496</td>
<td>1071</td>
<td>496</td>
</tr>
<tr>
<td>471.omnetpp</td>
<td>24</td>
<td>608</td>
<td>247</td>
<td>610</td>
<td>246</td>
<td>608</td>
<td>246</td>
<td>608</td>
<td>246</td>
<td>608</td>
<td>246</td>
<td>608</td>
<td>246</td>
</tr>
<tr>
<td>473.astar</td>
<td>24</td>
<td>685</td>
<td>246</td>
<td>689</td>
<td>245</td>
<td>680</td>
<td>248</td>
<td>680</td>
<td>248</td>
<td>680</td>
<td>248</td>
<td>680</td>
<td>248</td>
</tr>
<tr>
<td>483.xalancbmk</td>
<td>24</td>
<td>352</td>
<td>470</td>
<td>353</td>
<td>469</td>
<td>352</td>
<td>470</td>
<td>352</td>
<td>470</td>
<td>352</td>
<td>470</td>
<td>352</td>
<td>470</td>
</tr>
</tbody>
</table>

Results appear in the order in which they were run. Bold underlined text indicates a median measurement.

Submit Notes

The numactl mechanism was used to bind copies to processors. The config file option 'submit' was used to generate numactl commands to bind each copy to a specific processor. For details, please see the config file.

Operating System Notes

Stack size set to unlimited using "ulimit -s unlimited"

Platform Notes

BIOS Settings:
Intel HT Technology = Enabled
CPU performance set to HPC
Power Technology set to Custom
CPU Power State C6 set to Enabled
CPU Power State C1 Enhanced set to Disabled
Energy Performance policy set to Performance
Memory RAS configuration set to Maximum Performance
DRAM Clock Throttling Set to Performance
LV DDR Mode set to Performance-mode
DRAM Refresh Rate Set to 1x
Sysinfo program /opt/cpu2006-1.2/config/sysinfo.rev6818
$Rev: 6818 $ $Date:: 2012-07-17 #$ e86d102572650a6e4d596a3cee98f191
running on SL1-IVB Sat Dec 21 00:50:23 2013

This section contains SUT (System Under Test) info as seen by some common utilities. To remove or add to this section, see: Continued on next page
SPEC CINT2006 Result

Cisco Systems
Cisco UCS C220 M3 (Intel Xeon E5-2620 v2, 2.10 GHz)

<table>
<thead>
<tr>
<th>SPECint_rate2006 =</th>
<th>433</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECint_rate_base2006 =</td>
<td>417</td>
</tr>
</tbody>
</table>

CPU2006 license: 9019
Test sponsor: Cisco Systems
Tested by: Cisco Systems

Platform Notes (Continued)

http://www.spec.org/cpu2006/Docs/config.html#sysinfo

From /proc/cpuinfo
  model name : Intel(R) Xeon(R) CPU E5-2620 v2 @ 2.10GHz
  2 "physical id"s (chips)
  24 "processors"
  cores, siblings (Caution: counting these is hw and system dependent. The following excerpts from /proc/cpuinfo might not be reliable. Use with caution.)
  cpu cores : 6
  siblings : 12
  physical 0: cores 0 1 2 3 4 5
  physical 1: cores 0 1 2 3 4 5
  cache size : 15360 KB

From /proc/meminfo
  MemTotal: 132125324 kB
  HugePages_Total: 0
  Hugepagesize: 2048 kB

/usr/bin/lsb_release -d
  Red Hat Enterprise Linux Server release 6.4 (Santiago)

From /etc/*release* /etc/*version*
  redhat-release: Red Hat Enterprise Linux Server release 6.4 (Santiago)
  system-release: Red Hat Enterprise Linux Server release 6.4 (Santiago)

uname -a:
  Linux SL1-IVB 2.6.32-358.el6.x86_64 #1 SMP Tue Jan 29 11:47:41 EST 2013 x86_64 x86_64 x86_64 GNU/Linux

run-level 3 Dec 21 00:47

SPEC is set to: /opt/cpu2006-1.2
  Filesystem Type Size Used Avail Use% Mounted on
  /dev/sdb1 ext4 275G 270G 0 100% /

Additional information from dmidecode:
  BIOS Cisco Systems, Inc. C220M3.1.5.2.27.071120132232 07/11/2013
  Memory:
    16x 0xAD00 HMT31GR7EFR4C-RD 8 GB 1600 MHz 2 rank

(End of data from sysinfo program)

General Notes

Environment variables set by runspec before the start of the run:
  LD_LIBRARY_PATH = "/opt/cpu2006-1.2/libs/32:/opt/cpu2006-1.2/libs/64:/opt/cpu2006-1.2/sh"

Binaries compiled on a system with 1x Core i7-860 CPU + 8GB
  Continued on next page
Cisco Systems
Cisco UCS C220 M3 (Intel Xeon E5-2620 v2, 2.10 GHz)

SPECint_rate2006 = 433
SPECint_rate_base2006 = 417

CPU2006 license: 9019
Test sponsor: Cisco Systems
Tested by: Cisco Systems

Test date: Dec-2013
Hardware Availability: Dec-2013
Software Availability: Sep-2013

General Notes (Continued)

memory using RedHat EL 6.4
Transparent Huge Pages enabled with:
  echo always > /sys/kernel/mm/redhat_transparent_hugepage/enabled
Filesystem page cache cleared with:
  echo 1> /proc/sys/vm/drop_caches
runspec command invoked through numactl i.e.:
  numactl --interleave=all runspec <etc>

Base Compiler Invocation

C benchmarks:
  icc  -m32
C++ benchmarks:
  icpc  -m32

Base Portability Flags

  400.perlbench: -DSPEC_CPU_LINUX_IA32
  462.libquantum: -DSPEC_CPU_LINUX
  483.xalancbmk: -DSPEC_CPU_LINUX

Base Optimization Flags

C benchmarks:
  -xSSE4.2 -ipo -O3 -no-prec-div -opt-prefetch -opt-mem-layout-trans=3
C++ benchmarks:
  -xSSE4.2 -ipo -O3 -no-prec-div -opt-prefetch -opt-mem-layout-trans=3
  -Wl,-z,muldefs -L/sh -lsmartheap

Base Other Flags

C benchmarks:
  403.gcc: -Dalloca=_alloca

Peak Compiler Invocation

C benchmarks (except as noted below):
  icc  -m32
Cisco Systems
Cisco UCS C220 M3 (Intel Xeon E5-2620 v2, 2.10 GHz)

**SPECint_rate2006** = 433
**SPECint_rate_base2006** = 417

**CPU2006 license:** 9019
**Test sponsor:** Cisco Systems
**Tested by:** Cisco Systems

**Test date:** Dec-2013
**Hardware Availability:** Dec-2013
**Software Availability:** Sep-2013

---

Peak Compiler Invocation (Continued)

400.perlbench: icc -m64
401.bzip2: icc -m64
456.hmmer: icc -m64
458.sjeng: icc -m64

C++ benchmarks:
icc -m64

---

Peak Portability Flags

400.perlbench: -DSPEC_CPU_LP64 -DSPEC_CPU_LINUX_X64
401.bzip2: -DSPEC_CPU_LP64
456.hmmer: -DSPEC_CPU_LP64
458.sjeng: -DSPEC_CPU_LP64
462.libquantum: -DSPEC_CPU_LINUX
483.xalancbmk: -DSPEC_CPU_LINUX

---

Peak Optimization Flags

C benchmarks:

400.perlbench: -xSSE4.2(pass 2) -prof-gen(pass 1) -ipo(pass 2)
-03(pass 2) -no-prec-div(pass 2) -prof-use(pass 2)
-auto-ilp32

401.bzip2: -xSSE4.2(pass 2) -prof-gen(pass 1) -ipo(pass 2)
-03(pass 2) -no-prec-div(pass 2) -prof-use(pass 2)
-opt-prefetch -auto-ilp32 -ansi-alias

403.gcc: -xSSE4.2 -ipo -03 -no-prec-div

429.mcf: basepeak = yes

445.gobmk: -xSSE4.2(pass 2) -prof-gen(pass 1) -prof-use(pass 2)
-ansi-alias -opt-mem-layout-trans=3

456.hmmer: -xSSE4.2 -ipo -03 -no-prec-div -unroll2 -auto-ilp32

458.sjeng: -xSSE4.2(pass 2) -prof-gen(pass 1) -ipo(pass 2)
-03(pass 2) -no-prec-div(pass 2) -prof-use(pass 2)
-unroll4 -auto-ilp32
Cisco Systems
Cisco UCS C220 M3 (Intel Xeon E5-2620 v2, 2.10 GHz)

SPEC CINT2006 Result

SPECint_rate2006 = 433
SPECint_rate_base2006 = 417

CPU2006 license: 9019
Test sponsor: Cisco Systems
Tested by: Cisco Systems

Test date: Dec-2013
Hardware Availability: Dec-2013
Software Availability: Sep-2013

Peak Optimization Flags (Continued)

462.libquantum: basepeak = yes
464.h264ref: -xSSE4.2(pass 2) -prof-gen(pass 1) -ipo(pass 2)
-03(pass 2) -no-prec-div(pass 2) -prof-use(pass 2)
-unroll2 -ansi-alias

C++ benchmarks:
471.omnetpp: -xSSE4.2(pass 2) -prof-gen(pass 1) -ipo(pass 2)
-03(pass 2) -no-prec-div(pass 2) -prof-use(pass 2)
-ansi-alias -opt-ra-region-strategy=block -Wl,-z,muldefs
-L/sh -lsmartheap

473.astar: basepeak = yes
483.xalanchbmk: basepeak = yes

Peak Other Flags

C benchmarks:
403.gcc: -Dalloca=_alloca

The flags files that were used to format this result can be browsed at
http://www.spec.org/cpu2006/flags/Intel-ic14.0-official-linux64.20140128.html
http://www.spec.org/cpu2006/flags/Cisco-Platform-Settings-V1.2.20130717.html

You can also download the XML flags sources by saving the following links:
http://www.spec.org/cpu2006/flags/Intel-ic14.0-official-linux64.20140128.xml
http://www.spec.org/cpu2006/flags/Cisco-Platform-Settings-V1.2.20130717.xml

SPEC and SPECint are registered trademarks of the Standard Performance Evaluation Corporation. All other brand and product names appearing in this result are trademarks or registered trademarks of their respective holders.

For questions about this result, please contact the tester.
For other inquiries, please contact webmaster@spec.org.

Tested with SPEC CPU2006 v1.2.
Originally published on 28 January 2014.