## Cisco Systems

Cisco UCS B200 M5 (Intel Xeon Silver 4114, 2.20 GHz)

<table>
<thead>
<tr>
<th>SPECint®2006</th>
<th>62.7</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECint_base2006</td>
<td>60.2</td>
</tr>
</tbody>
</table>

**CPU2006 license:** 9019  
**Test date:** Dec-2017  
**Hardware Availability:** Aug-2017

**Test sponsor:** Cisco Systems  
**Tested by:** Cisco Systems  
**Software Availability:** Jul-2017

### Hardware

- **CPU Name:** Intel Xeon Silver 4114  
- **CPU Characteristics:** Intel Turbo Boost Technology up to 3.00 GHz  
- **CPU MHz:** 2200  
- **FPU:** Integrated  
- **CPU(s) enabled:** 20 cores, 2 chips, 10 cores/chip  
- **CPU(s) orderable:** 1.2 chips  
- **Primary Cache:** 32 KB I + 32 KB D on chip per core  
- **Secondary Cache:** 1 MB I+D on chip per core  
- **L3 Cache:** 13.75 MB I+D on chip per chip  
- **Other Cache:** None  
- **Memory:** 384 GB (24 x 16 GB 2Rx4 PC4-2666V-R, running at 2400)  
- **Disk Subsystem:** 1 x 600 GB SAS HDD, 10K RPM  
- **Other Hardware:** None

### Software

- **Operating System:** Red Hat Enterprise Linux Server release 7.3 (Maipo)  
- **Compiler:** C/C++: Version 17.0.3.191 of Intel C/C++ Compiler for Linux  
- **Auto Parallel:** Yes  
- **File System:** xfs  
- **System State:** Run level 3 (multi-user)  
- **Base Pointers:** 32/64-bit  
- **Peak Pointers:** 32/64-bit  
- **Other Software:** Microquill SmartHeap V10.2
Cisco Systems
Cisco UCS B200 M5 (Intel Xeon Silver 4114, 2.20 GHz)

SPECint2006 = 62.7
SPECint_base2006 = 60.2

CPU2006 license: 9019
Test sponsor: Cisco Systems
Tested by: Cisco Systems

Results Table

<table>
<thead>
<tr>
<th>Benchmark</th>
<th>Seconds</th>
<th>Ratio</th>
<th>Seconds</th>
<th>Ratio</th>
<th>Seconds</th>
<th>Ratio</th>
<th>Seconds</th>
<th>Ratio</th>
<th>Seconds</th>
<th>Ratio</th>
<th>Seconds</th>
<th>Ratio</th>
</tr>
</thead>
<tbody>
<tr>
<td>400.perlbench</td>
<td>256</td>
<td>38.2</td>
<td>257</td>
<td>38.1</td>
<td>256</td>
<td>38.1</td>
<td>226</td>
<td>43.2</td>
<td>225</td>
<td>43.4</td>
<td>226</td>
<td>43.3</td>
</tr>
<tr>
<td>401.bzip2</td>
<td>413</td>
<td>23.4</td>
<td>413</td>
<td>23.4</td>
<td>413</td>
<td>23.4</td>
<td>410</td>
<td>23.5</td>
<td>410</td>
<td>23.5</td>
<td>410</td>
<td>23.5</td>
</tr>
<tr>
<td>403.mcf</td>
<td>226</td>
<td>35.6</td>
<td>225</td>
<td>35.8</td>
<td>225</td>
<td>35.8</td>
<td>220</td>
<td>36.7</td>
<td>220</td>
<td>36.5</td>
<td>220</td>
<td>36.6</td>
</tr>
<tr>
<td>429.gcc</td>
<td>132</td>
<td>68.9</td>
<td>134</td>
<td>68.3</td>
<td>131</td>
<td>69.5</td>
<td>134</td>
<td>68.2</td>
<td>134</td>
<td>68.2</td>
<td>135</td>
<td>67.7</td>
</tr>
<tr>
<td>445.gobmk</td>
<td>390</td>
<td>26.9</td>
<td>390</td>
<td>26.9</td>
<td>390</td>
<td>26.9</td>
<td>383</td>
<td>27.4</td>
<td>383</td>
<td>27.4</td>
<td>383</td>
<td>27.4</td>
</tr>
<tr>
<td>456.hmmer</td>
<td>119</td>
<td>78.7</td>
<td>119</td>
<td>78.7</td>
<td>119</td>
<td>78.6</td>
<td>119</td>
<td>78.7</td>
<td>119</td>
<td>78.7</td>
<td>119</td>
<td>78.6</td>
</tr>
<tr>
<td>458.sjeng</td>
<td>399</td>
<td>30.3</td>
<td>399</td>
<td>30.3</td>
<td>399</td>
<td>30.3</td>
<td>391</td>
<td>30.9</td>
<td>391</td>
<td>31.0</td>
<td>391</td>
<td>31.0</td>
</tr>
<tr>
<td>462.libquantum</td>
<td>3.95</td>
<td>5250</td>
<td>3.94</td>
<td>5260</td>
<td>3.91</td>
<td>5300</td>
<td>3.95</td>
<td>5250</td>
<td>3.94</td>
<td>5260</td>
<td>3.91</td>
<td>5300</td>
</tr>
<tr>
<td>464.h264ref</td>
<td>401</td>
<td>55.1</td>
<td>400</td>
<td>55.3</td>
<td>401</td>
<td>55.2</td>
<td>401</td>
<td>55.1</td>
<td>400</td>
<td>55.3</td>
<td>401</td>
<td>55.2</td>
</tr>
<tr>
<td>471.omnetpp</td>
<td>242</td>
<td>25.8</td>
<td>242</td>
<td>25.8</td>
<td>242</td>
<td>25.8</td>
<td>191</td>
<td>32.7</td>
<td>190</td>
<td>32.8</td>
<td>190</td>
<td>32.8</td>
</tr>
<tr>
<td>473.astar</td>
<td>222</td>
<td>31.6</td>
<td>222</td>
<td>31.6</td>
<td>223</td>
<td>31.6</td>
<td>223</td>
<td>31.4</td>
<td>223</td>
<td>31.5</td>
<td>223</td>
<td>31.4</td>
</tr>
<tr>
<td>483.xalancbmk</td>
<td>101</td>
<td>68.3</td>
<td>101</td>
<td>68.3</td>
<td>101</td>
<td>68.4</td>
<td>95.6</td>
<td>72.2</td>
<td>95.5</td>
<td>72.2</td>
<td>94.8</td>
<td>72.8</td>
</tr>
</tbody>
</table>

Results appear in the order in which they were run. Bold underlined text indicates a median measurement.

Submit Notes

The config file option 'submit' was used.

Operating System Notes

Stack size set to unlimited using "ulimit -s unlimited"

Platform Notes

BIOS Settings:
Intel HyperThreading Technology set to Disabled
CPU performance set to Enterprise
Power Performance Tuning set to OS Controls
SNC set to Disabled
Patrol Scrub set to Disabled
Sysinfo program /home/cpu2006-1.2/config/sysinfo.rev6993
Revision 6993 of 2015-11-06 (b5e8d4b4eb51ed28d7f98696cbe290c1)
runtime on localhost.localdomain Tue Dec 19 08:22:45 2017

This section contains SUT (System Under Test) info as shown by some common utilities. To remove or add to this section, see:
http://www.spec.org/cpu2006/Docs/config.html#sysinfo

From /proc/cpuinfo
model name : Intel(R) Xeon(R) Silver 4114 CPU @ 2.20GHz
  2 "physical id"s (chips)
  20 "processors"
cores, siblings (Caution: counting these is hw and system dependent. The
Continued on next page
SPEC CINT2006 Result

Cisco Systems
Cisco UCS B200 M5 (Intel Xeon Silver 4114, 2.20 GHz)

SPECint2006 = 62.7
SPECint_base2006 = 60.2

CPU2006 license: 9019
Test sponsor: Cisco Systems
Tested by: Cisco Systems

Platform Notes (Continued)

following excerpts from /proc/cpuinfo might not be reliable. Use with caution.)
cpu cores : 10
siblings : 10
physical 0: cores 0 1 2 3 4 8 9 10 11 12
physical 1: cores 0 1 2 3 4 8 9 10 11 12
cache size : 14080 KB

From /proc/meminfo
MemTotal: 395609232 kB
HugePages_Total: 0
Hugepagesize: 2048 kB

From /etc/*release*/etc/*version*
os-release:
NAME="Red Hat Enterprise Linux Server"
VERSION="7.3 (Maipo)"
ID="rhel"
ID_LIKE="fedora"
VERSION_ID="7.3"
PRETTY_NAME="Red Hat Enterprise Linux Server 7.3 (Maipo)"
ANSI_COLOR="0;31"
CPE_NAME="cpe:/o:redhat:enterprise_linux:7.3:GA:server"
redhat-release: Red Hat Enterprise Linux Server release 7.3 (Maipo)
system-release: Red Hat Enterprise Linux Server release 7.3 (Maipo)

uname -a:
Linux localhost.localdomain 3.10.0-514.el7.x86_64 #1 SMP Wed Oct 19 11:24:13 EDT 2016 x86_64 x86_64 x86_64 GNU/Linux
run-level 3 Jan 4 10:08

SPEC is set to: /home/cpu2006-1.2
Filesystem Type Size Used Avail Use% Mounted on
/dev/mapper/rhel-home xfs 169G 9.5G 160G 6% /home

Additional information from dmidecode:

Warning: Use caution when you interpret this section. The 'dmidecode' program reads system data which is "intended to allow hardware to be accurately determined", but the intent may not be met, as there are frequent changes to hardware, firmware, and the "DMTF SMBIOS" standard.

BIOS Cisco Systems, Inc. B200M5.3.2.1d.5.0727171353 07/27/2017Cisco Systems, Inc. B200M5.3.2.1d.5.0727171353 07/27/2017
Memory:
48x 0xCE00 M393A2G40EB2-CTD 16 GB 2 rank 2666 MHz, configured at 2400 MHz

The correct amount of Memory installed is 384 GB (24 x 16 GB)
and the dmidecode is reporting invalid number of DIMMs installed

Installed Memory:

Continued on next page
Cisco Systems
Cisco UCS B200 M5 (Intel Xeon Silver 4114, 2.20 GHz)

SPECCint2006 = 62.7
SPECCint_base2006 = 60.2

CPU2006 license: 9019
Test sponsor: Cisco Systems
Tested by: Cisco Systems
Test date: Dec-2017
Hardware Availability: Aug-2017
Software Availability: Jul-2017

Platform Notes (Continued)
24x 0xCE00 M393A2G40EB2-CTD 16 GB 2 rank 2666 MHz

General Notes
Environment variables set by runspec before the start of the run:
KMP_AFFINITY = "granularity=fine,compact"
LD_LIBRARY_PATH = "/home/cpu2006-1.2/lib/ia32:/home/cpu2006-1.2/lib/intel64:/home/cpu2006-1.2/sh10.2"
OMP_NUM_THREADS = "20"

Binaries compiled on a system with 1x Intel Core i7-4790 CPU + 32GB RAM
memory using Redhat Enterprise Linux 7.2
Transparent Huge Pages enabled with:
echo always > /sys/kernel/mm/transparent_hugepage/enabled
No: The test sponsor attests, as of date of publication, that CVE-2017-5754 (Meltdown) is mitigated in the system as tested and documented.
No: The test sponsor attests, as of date of publication, that CVE-2017-5753 (Spectre variant 1) is mitigated in the system as tested and documented.
No: The test sponsor attests, as of date of publication, that CVE-2017-5715 (Spectre variant 2) is mitigated in the system as tested and documented.

This benchmark result is intended to provide perspective on past performance using the historical hardware and/or software described on this result page.

The system as described on this result page was formerly generally available. At the time of this publication, it may not be shipping, and/or may not be supported, and/or may fail to meet other tests of General Availability described in the SPEC OSG Policy document, http://www.spec.org/osg/policy.html

This measured result may not be representative of the result that would be measured were this benchmark run with hardware and software available as of the publication date.

Base Compiler Invocation
C benchmarks:
   icc -m64

C++ benchmarks:
   icpc -m64

Base Portability Flags
400.perlbench: -DSPEC_CPU_LP64 -DSPEC_CPU_LINUX_X64
401.bzip2: -DSPEC_CPU_LP64

Continued on next page
Cisco Systems
Cisco UCS B200 M5 (Intel Xeon Silver 4114, 2.20 GHz)

SPECint2006 = 62.7
SPECint_base2006 = 60.2

CPU2006 license: 9019
Test sponsor: Cisco Systems
Tested by: Cisco Systems

Test date: Dec-2017
Hardware Availability: Aug-2017
Software Availability: Jul-2017

Base Portability Flags (Continued)

403.gcc: -DSPEC_CPU_LP64
429.mcf: -DSPEC_CPU_LP64
445.gobmk: -DSPEC_CPU_LP64
456.hmmer: -DSPEC_CPU_LP64
458.sjeng: -DSPEC_CPU_LP64
462.libquantum: -DSPEC_CPU_LP64 -DSPEC_CPU_LINUX
464.h264ref: -DSPEC_CPU_LP64
471.omnetpp: -DSPEC_CPU_LP64
473.astar: -DSPEC_CPU_LP64
483.xalancbmk: -DSPEC_CPU_LP64 -DSPEC_CPU_LINUX

Base Optimization Flags

C benchmarks:
-xCORE-AVX2 -ipo -O3 -no-prec-div -parallel -qopt-prefetch
-auto-p32

C++ benchmarks:
-xCORE-AVX2 -ipo -O3 -no-prec-div -qopt-prefetch -auto-p32
-W1,-z,muldefs -L/sh10.2 -lsmartheap64

Base Other Flags

C benchmarks:
403.gcc: -Dalloca=_alloca

Peak Compiler Invocation

C benchmarks (except as noted below):
icc -m64

400.perlbench: icc -m32 -L/opt/intel-compilers_and_libraries_2017/linux/lib/ia32
445.gobmk: icc -m32 -L/opt/intel-compilers_and_libraries_2017/linux/lib/ia32

C++ benchmarks (except as noted below):
icc -m32 -L/opt/intel-compilers_and_libraries_2017/linux/lib/ia32
473.astar: icpc -m64
Cisco Systems
Cisco UCS B200 M5 (Intel Xeon Silver 4114, 2.20 GHz)

SPECint2006 = 62.7
SPECint_base2006 = 60.2

CPU2006 license: 9019
Test sponsor: Cisco Systems
Tested by: Cisco Systems

Test date: Dec-2017
Hardware Availability: Aug-2017
Software Availability: Jul-2017

Peak Portability Flags

400.perlbcm: -D_FILE_OFFSET_BITS=64 -DSPEC_CPU_LINUX_IA32
401.bzip2: -DSPEC_CPU_LP64
403.gcc: -DSPEC_CPU_LP64
429.mcf: -DSPEC_CPU_LP64
445.gobmk: -D_FILE_OFFSET_BITS=64
456.hmmer: -DSPEC_CPU_LP64
458.sjeng: -DSPEC_CPU_LP64
462.libquantum: -DSPEC_CPU_LP64 -DSPEC_CPU_LINUX
464.h264ref: -DSPEC_CPU_LP64
471.omnetpp: -D_FILE_OFFSET_BITS=64
473.astar: -DSPEC_CPU_LP64
483.xalancbmk: -D_FILE_OFFSET_BITS=64 -DSPEC_CPU_LINUX

Peak Optimization Flags

C benchmarks:

400.perlbcm: -prof-gen(pass 1) -prof-use(pass 2) -xCORE-AVX2(pass 2)
-par-num-threads=1(pass 1) -ipo(pass 2) -O3(pass 2)
-no-prec-div(pass 2) -qopt-prefetch

401.bzip2: -prof-gen(pass 1) -prof-use(pass 2) -xCORE-AVX2(pass 2)
-par-num-threads=1(pass 1) -ipo(pass 2) -O3(pass 2)
-no-prec-div -auto-ilp32 -qopt-prefetch

403.gcc: -xCORE-AVX2 -ipo -O3 -no-prec-div -inline-calloc
-qopt-malloc-options=3 -auto-ilp32

429.mcf: -xCORE-AVX2 -ipo -O3 -no-prec-div -parallel
-qopt-prefetch -auto-p32

445.gobmk: -prof-gen(pass 1) -prof-use(pass 2) -xCORE-AVX2(pass 2)
-par-num-threads=1(pass 1) -ipo(pass 2) -O3(pass 2)
-no-prec-div(pass 2)

456.hmmer: basepeak = yes

458.sjeng: -prof-gen(pass 1) -prof-use(pass 2) -xCORE-AVX2(pass 2)
-par-num-threads=1(pass 1) -ipo(pass 2) -O3(pass 2)
-no-prec-div(pass 2) -unroll4

462.libquantum: basepeak = yes

464.h264ref: basepeak = yes

C++ benchmarks:

Continued on next page
Cisco Systems
Cisco UCS B200 M5 (Intel Xeon Silver 4114, 2.20 GHz)

SPECint2006 = 62.7
SPECint_base2006 = 60.2

CPU2006 license: 9019
Test sponsor: Cisco Systems
Tested by: Cisco Systems

Test date: Dec-2017
Hardware Availability: Aug-2017
Software Availability: Jul-2017

Peak Optimization Flags (Continued)

471.omnetpp: -prof-gen(pass 1) -prof-use(pass 2) -xCORE-AVX2(pass 2)
-par-num-threads=1(pass 1) -ipo(pass 2) -O3(pass 2)
-no-prec-div(pass 2) -qopt-ra-region-strategy=block
-Wl,-z,muldefs -L/sh10.2 -lsmartheap

473.astar: -xCORE-AVX2 -ipo -O3 -no-prec-div -qopt-prefetch
-auto-p32 -Wl,-z,muldefs -L/sh10.2 -lsmartheap64

483.xalancbmk: -xCORE-AVX2 -ipo -O3 -no-prec-div -qopt-prefetch
-Wl,-z,muldefs -L/sh10.2 -lsmartheap

Peak Other Flags

C benchmarks:
403.gcc: -Dalloca=_alloca

The flags files that were used to format this result can be browsed at
http://www.spec.org/cpu2006/flags/Intel-ic17.0-official-linux64-revF.html
http://www.spec.org/cpu2006/flags/Cisco-Platform-Settings-V1.2-revH.html

You can also download the XML flags sources by saving the following links:
http://www.spec.org/cpu2006/flags/Intel-ic17.0-official-linux64-revF.xml
http://www.spec.org/cpu2006/flags/Cisco-Platform-Settings-V1.2-revH.xml

SPEC and SPECint are registered trademarks of the Standard Performance
Evaluation Corporation. All other brand and product names appearing in
this result are trademarks or registered trademarks of their respective
holders.

For questions about this result, please contact the tester.
For other inquiries, please contact webmaster@spec.org.

Tested with SPEC CPU2006 v1.2.
Originally published on 23 February 2018.

Originally published on 23 February 2018.