## SPEC CPU®2017 Floating Point Rate Result

**Cisco Systems**

Cisco UCS C220 M5 (Intel Xeon Gold 6242R, 3.10GHz)

**CPU2017 License:** 9019  
**Test Sponsor:** Cisco Systems  
**Tested by:** Cisco Systems  
**Hardware Availability:** Feb-2020  
**Software Availability:** May-2019

<table>
<thead>
<tr>
<th>Copies</th>
<th>SPECrate®2017_fp_base = 249</th>
<th>SPECrate®2017_fp_peak = 253</th>
</tr>
</thead>
<tbody>
<tr>
<td>503.bwaves_r</td>
<td>80</td>
<td>201</td>
</tr>
<tr>
<td>507.cactuBSSN_r</td>
<td>80</td>
<td>200</td>
</tr>
<tr>
<td>508.namd_r</td>
<td>80</td>
<td>206</td>
</tr>
<tr>
<td>510.parest_r</td>
<td>80</td>
<td>143</td>
</tr>
<tr>
<td>511 povray_r</td>
<td>80</td>
<td>143</td>
</tr>
<tr>
<td>519.lbm_r</td>
<td>80</td>
<td>123</td>
</tr>
<tr>
<td>521. wrf_r</td>
<td>80</td>
<td>243</td>
</tr>
<tr>
<td>526.blender_r</td>
<td>80</td>
<td>285</td>
</tr>
<tr>
<td>527.cam4_r</td>
<td>80</td>
<td>304</td>
</tr>
<tr>
<td>538.imagick_r</td>
<td>80</td>
<td>310</td>
</tr>
<tr>
<td>544.nab_r</td>
<td>80</td>
<td>167</td>
</tr>
<tr>
<td>549.fotonik3d_r</td>
<td>80</td>
<td>167</td>
</tr>
<tr>
<td>554.roms_r</td>
<td>80</td>
<td>112</td>
</tr>
</tbody>
</table>

---

### Hardware

- **CPU Name:** Intel Xeon Gold 6242R  
- **Max MHz:** 4100  
- **Nominal:** 3100  
- **Enabled:** 40 cores, 2 chips, 2 threads/core  
- **Orderable:** 1,2 Chips  
- **Cache L1:** 32 KB I + 32 KB D on chip per core  
- **L2:** 1 MB I+D on chip per core  
- **L3:** 35.75 MB I+D on chip per chip  
- **Other:** None  
- **Memory:** 768 GB (24 x 32 GB 2Rx4 PC4-2933V-R)  
- **Storage:** 1 x 960 GB SSD SAS  
- **Other:** None

### Software

- **OS:** SUSE Linux Enterprise Server 15 (x86_64)  
- **Compiler:** C/C++: Version 19.0.4.227 of Intel C/C++ Compiler for Linux; Fortran: Version 19.0.4.227 of Intel Fortran Compiler for Linux  
- **Parallel:** No  
- **Firmware:** Version 4.0.4i released Aug-2019  
- **File System:** btrfs  
- **System State:** Run level 3 (multi-user)  
- **Base Pointers:** 64-bit  
- **Peak Pointers:** 64-bit  
- **Other:** None  
- **Power Management:** BIOS set to prefer performance at the cost of additional power usage
## SPEC CPU®2017 Floating Point Rate Result

### Cisco Systems
Cisco UCS C220 M5 (Intel Xeon Gold 6242R, 3.10GHz)

**CPU2017 License:** 9019  
**Test Sponsor:** Cisco Systems  
**Tested by:** Cisco Systems

**Test Date:** Feb-2020  
**Hardware Availability:** Feb-2020  
**Software Availability:** May-2019

### Results Table

<table>
<thead>
<tr>
<th>Benchmark</th>
<th>Copies</th>
<th>Seconds</th>
<th>Ratio</th>
<th>Seconds</th>
<th>Ratio</th>
<th>Seconds</th>
<th>Ratio</th>
<th>Copies</th>
<th>Seconds</th>
<th>Ratio</th>
<th>Seconds</th>
<th>Ratio</th>
<th>Seconds</th>
<th>Ratio</th>
</tr>
</thead>
<tbody>
<tr>
<td>503.bwaves_r</td>
<td>80</td>
<td>1478</td>
<td>543</td>
<td>1478</td>
<td>543</td>
<td>1478</td>
<td>543</td>
<td>80</td>
<td>1478</td>
<td>543</td>
<td>1478</td>
<td>543</td>
<td>1478</td>
<td>543</td>
</tr>
<tr>
<td>507.cactuBSSN_r</td>
<td>80</td>
<td>506</td>
<td>200</td>
<td>505</td>
<td>201</td>
<td>504</td>
<td>201</td>
<td>80</td>
<td>506</td>
<td>200</td>
<td>506</td>
<td>200</td>
<td>505</td>
<td>200</td>
</tr>
<tr>
<td>508.namd_r</td>
<td>80</td>
<td>371</td>
<td>205</td>
<td>370</td>
<td>206</td>
<td>367</td>
<td>207</td>
<td>80</td>
<td>366</td>
<td>208</td>
<td>364</td>
<td>209</td>
<td>366</td>
<td>208</td>
</tr>
<tr>
<td>510.parest_r</td>
<td>80</td>
<td>1468</td>
<td>143</td>
<td>1458</td>
<td>144</td>
<td>1461</td>
<td>143</td>
<td>80</td>
<td>1471</td>
<td>142</td>
<td>1464</td>
<td>143</td>
<td>1467</td>
<td>143</td>
</tr>
<tr>
<td>511.povray_r</td>
<td>80</td>
<td>618</td>
<td>302</td>
<td>615</td>
<td>304</td>
<td>616</td>
<td>303</td>
<td>80</td>
<td>530</td>
<td>352</td>
<td>533</td>
<td>350</td>
<td>531</td>
<td>351</td>
</tr>
<tr>
<td>519.lbm_r</td>
<td>80</td>
<td>684</td>
<td>123</td>
<td>684</td>
<td>123</td>
<td>684</td>
<td>123</td>
<td>80</td>
<td>684</td>
<td>123</td>
<td>684</td>
<td>123</td>
<td>684</td>
<td>123</td>
</tr>
<tr>
<td>521.wrf_r</td>
<td>80</td>
<td>728</td>
<td>246</td>
<td>738</td>
<td>243</td>
<td>738</td>
<td>243</td>
<td>80</td>
<td>705</td>
<td>254</td>
<td>704</td>
<td>254</td>
<td>713</td>
<td>251</td>
</tr>
<tr>
<td>527.cam4_r</td>
<td>80</td>
<td>461</td>
<td>304</td>
<td>459</td>
<td>305</td>
<td>465</td>
<td>301</td>
<td>80</td>
<td>451</td>
<td>310</td>
<td>452</td>
<td>310</td>
<td>451</td>
<td>310</td>
</tr>
<tr>
<td>538.imagick_r</td>
<td>80</td>
<td>309</td>
<td>643</td>
<td>312</td>
<td>638</td>
<td>310</td>
<td>643</td>
<td>80</td>
<td>311</td>
<td>639</td>
<td>311</td>
<td>641</td>
<td>310</td>
<td>642</td>
</tr>
<tr>
<td>544.nab_r</td>
<td>80</td>
<td>290</td>
<td>464</td>
<td>290</td>
<td>464</td>
<td>295</td>
<td>456</td>
<td>80</td>
<td>290</td>
<td>464</td>
<td>290</td>
<td>465</td>
<td>290</td>
<td>464</td>
</tr>
<tr>
<td>549.fotonik3d_r</td>
<td>80</td>
<td>1873</td>
<td>166</td>
<td>1869</td>
<td>167</td>
<td>1869</td>
<td>167</td>
<td>80</td>
<td>1870</td>
<td>167</td>
<td>1869</td>
<td>167</td>
<td>1867</td>
<td>167</td>
</tr>
<tr>
<td>554.roms_r</td>
<td>80</td>
<td>1140</td>
<td>112</td>
<td>1139</td>
<td>112</td>
<td>1139</td>
<td>112</td>
<td>80</td>
<td>1144</td>
<td>111</td>
<td>1144</td>
<td>111</td>
<td>1143</td>
<td>111</td>
</tr>
</tbody>
</table>

**SPECrate®2017_fp_base = 249**  
**SPECrate®2017_fp_peak = 253**

Results appear in the order in which they were run. Bold underlined text indicates a median measurement.

### Submit Notes
The numactl mechanism was used to bind copies to processors. The config file option 'submit' was used to generate numactl commands to bind each copy to a specific processor. For details, please see the config file.

### Operating System Notes
Stack size set to unlimited using "ulimit -s unlimited"

### Environment Variables Notes
Environment variables set by runcpu before the start of the run:
LD_LIBRARY_PATH = "/home/cpu2017/lib/intel64"

### General Notes
Binaries compiled on a system with 1x Intel Core i9-7900X CPU + 32GB RAM memory using Redhat Enterprise Linux 7.5
Transparent Huge Pages enabled by default
Prior to runcpu invocation
Filesystem page cache synced and cleared with:
sync; echo 3> /proc/sys/vm/drop_caches

(Continued on next page)
Cisco Systems
Cisco UCS C220 M5 (Intel Xeon Gold 6242R, 3.10GHz)

SPECrate®2017_fp_base = 249
SPECrate®2017_fp_peak = 253

General Notes (Continued)

runcpu command invoked through numactl i.e.:
numactl --interleave=all runcpu <etc>
NA: The test sponsor attests, as of date of publication, that CVE-2017-5754 (Meltdown) is mitigated in the system as tested and documented.
Yes: The test sponsor attests, as of date of publication, that CVE-2017-5753 (Spectre variant 1) is mitigated in the system as tested and documented.
Yes: The test sponsor attests, as of date of publication, that CVE-2017-5715 (Spectre variant 2) is mitigated in the system as tested and documented.

Platform Notes

BIOS Settings:
Intel HyperThreading Technology set to Enabled
SNC set to Enabled
IMC Interleaving set to 1-way Interleave
Patrol Scrub set to Disabled

Sysinfo program /home/cpu2017/bin/sysinfo
Rev: r6365 of 2019-08-21 295195f888a3d7ed16e46a485a0011
running on linux-cud8 Thu Feb 27 03:02:43 2020

SUT (System Under Test) info as seen by some common utilities.
For more information on this section, see https://www.spec.org/cpu2017/Docs/config.html#sysinfo

From /proc/cpuinfo
model name : Intel(R) Xeon(R) Gold 6242R CPU @ 3.10GHz
  2 "physical id"s (chips)
  80 "processors"
cores, siblings (Caution: counting these is hw and system dependent. The following excerpts from /proc/cpuinfo might not be reliable. Use with caution.)
cpu cores : 20
siblings : 40
  physical 0: cores 0 1 2 3 5 6 9 10 12 13 16 17 18 19 20 21 26 27 28 29
  physical 1: cores 0 1 2 3 5 6 10 11 12 13 16 17 18 19 21 24 26 27 28 29

From lscpu:
Architecture: x86_64
CPU op-mode(s): 32-bit, 64-bit
Byte Order: Little Endian
CPU(s): 80
On-line CPU(s) list: 0-79
Thread(s) per core: 2
Core(s) per socket: 20
Socket(s): 2
NUMA node(s): 4

(Continued on next page)
Cisco Systems
Cisco UCS C220 M5 (Intel Xeon Gold 6242R, 3.10GHz)

SPECrater®2017_fp_base = 249
SPECrater®2017_fp_peak = 253

CPU2017 License: 9019
Test Sponsor: Cisco Systems
Tested by: Cisco Systems

Test Date: Feb-2020
Hardware Availability: Feb-2020
Software Availability: May-2019

Platform Notes (Continued)

Vendor ID: GenuineIntel
CPU family: 6
Model: 85
Model name: Intel(R) Xeon(R) Gold 6242R CPU @ 3.10GHz
Stepping: 7
CPU MHz: 3100.000
CPU max MHz: 4100.0000
CPU min MHz: 1200.0000
BogoMIPS: 6200.00
Virtualization: VT-x
L1d cache: 32K
L1i cache: 32K
L2 cache: 1024K
L3 cache: 36608K
NUMA node0 CPU(s): 0-3, 6, 7, 10-12, 16, 40-43, 46, 47, 50-52, 56
NUMA node1 CPU(s): 4, 5, 8, 9, 13-15, 17-19, 44, 45, 48, 49, 53-55, 57-59
NUMA node2 CPU(s): 20-23, 26-30, 32-35, 36, 60-63, 66, 70-72, 75, 76
NUMA node3 CPU(s): 24, 25, 27-29, 33, 34, 37-39, 64, 65, 67-69, 73, 74, 77-79
Flags: fpu vme de pse tsc msr pae mce cx8 apic sep mtrr pge mca cmov
pat pse36 clflush dts acpi mmx fxsr sse sse2 ss ht tm pbe syscall nx pdelgb rdtscp
lm constant_tsc art arch_perfmon pebs bts rep_good nopl xtopology nonstop_tsc cpuid
aperfmpcrf tsc_known_freq pni pclmulqdq dtes64 monitor ds_cpl vmx smx est tm2 ssse3
sdbe fma cx16 xtrar pdcm pcid dca sse4_1 sse4_2 x2apic movbe popcnt
tsc_deadline_timer aes xsave avx f16c rdrand lahf_lm lm 3dnowprefetch cpuid_fault
epb cat_13 cpuid_single intel_pppin mba tpr_shadow vmni flexpriority ept
vpid fsgsbase tsc_adjust bmi1 hle avx2 smep bmi2 2ms invpcid rtm cmx mpx rdts_a
avx512f avx512dq rdseed adx smap clflushopt clwb intel_pt avx512cd avx512bw avx512vl
xsaveopt xsaves xgetbv1 xsaves cqm_llc cqm_occup_llc cqm_mbb_total cqm_mbb_local
iban ibrs ibrs ibs dti therm ida arat pfn pts hwp hwp_act_window hwp_epp hwp_pkg_req pk
ospke avx512_vnni arch_capabilities ssbd

From numactl --hardware WARNING: a numactl 'node' might or might not correspond to a physical chip.
available: 4 nodes (0-3)
node 0 cpus: 0 1 2 3 6 7 10 11 12 16 40 41 42 43 46 47 50 51 52 56
node 0 size: 192102 MB
node 0 free: 179851 MB
node 1 cpus: 4 5 8 9 13 14 15 17 18 19 44 45 48 49 53 54 55 57 58 59
node 1 size: 193526 MB
node 1 free: 185029 MB
node 2 cpus: 20 21 22 23 26 30 31 32 35 36 60 61 62 63 66 70 71 72 75 76
node 2 size: 193497 MB
node 2 free: 185098 MB
node 3 cpus: 24 25 27 28 29 33 34 37 38 39 64 65 67 68 69 73 74 77 78 79

(Continued on next page)
### Platform Notes (Continued)

```plaintext
node 3 size: 193525 MB
node 3 free: 185172 MB
node distances:
  node 0 1 2 3
  0: 10 11 21 21
  1: 11 10 21 21
  2: 21 21 10 11
  3: 21 21 11 10

From /proc/meminfo
MemTotal: 791196988 kB
HugePages_Total: 0
Hugepagesize: 2048 kB

From /etc/*release* /etc/*version*
  os-release:
    NAME="SLES"
    VERSION="15"
    VERSION_ID="15"
    PRETTY_NAME="SUSE Linux Enterprise Server 15"
    ID="sles"
    ID_LIKE="suse"
    ANSI_COLOR="0;32"
    CPE_NAME="cpe:/o:suse:sles:15"

uname -a:
  Linux linux-cud8 4.12.14-23-default #1 SMP Tue May 29 21:04:44 UTC 2018 (cd0437b)
  x86_64 x86_64 x86_64 GNU/Linux

Kernel self-reported vulnerability status:

CVE-2018-3620 (L1 Terminal Fault): No status reported
Microarchitectural Data Sampling: No status reported
CVE-2017-5754 (Meltdown): Not affected
CVE-2018-3639 (Speculative Store Bypass): Mitigation: Speculative Store Bypass disabled via prctl and seccomp
CVE-2017-5753 (Spectre variant 1): Mitigation: __user pointer sanitization
CVE-2017-5715 (Spectre variant 2): Mitigation: Indirect Branch Restricted Speculation, IBPB, IBRS_FW

run-level 3 Feb 26 19:35
SPEC is set to: /home/cpu2017
  Filesystem   Type  Size   Used  Avail  Use% Mounted on
  /dev/sda2    btrfs 224G   72G  152G  33%   /home

From /sys/devices/virtual/dmi/id
```

(Continued on next page)
Cisco Systems
Cisco UCS C220 M5 (Intel Xeon Gold 6242R, 3.10GHz)

<table>
<thead>
<tr>
<th>SPECrate®2017_fp_base</th>
<th>249</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECrate®2017_fp_peak</td>
<td>253</td>
</tr>
</tbody>
</table>

CPU2017 License: 9019
Test Sponsor: Cisco Systems
Tested by: Cisco Systems

Platform Notes (Continued)

BIOS: Cisco Systems, Inc. C220M5.4.0.41.0.0831191119 08/31/2019
Vendor: Cisco Systems Inc
Product: UCSC-C220-M5SX
Serial: WZP22380CRE

Additional information from dmidecode follows. WARNING: Use caution when you interpret this section. The 'dmidecode' program reads system data which is "intended to allow hardware to be accurately determined", but the intent may not be met, as there are frequent changes to hardware, firmware, and the "DMTF SMBIOS" standard.

Memory:
24x 0xCE00 M393A4K40CB2-CVF 32 GB 2 rank 2933, configured at 2934

(End of data from sysinfo program)

Compiler Version Notes

| C | 519.lbm_r(base, peak) 538.imagick_r(base, peak) 544.nab_r(base, peak) |
|-----------------------------------------------|
| Intel(R) C Intel(R) 64 Compiler for applications running on Intel(R) 64, Version 19.0.4.227 Build 20190416 |
| Copyright (C) 1985-2019 Intel Corporation. All rights reserved. |

| C++ | 508.namd_r(base, peak) 510.parest_r(base, peak) |
|-----------------------------------------------|
| Intel(R) C++ Intel(R) 64 Compiler for applications running on Intel(R) 64, Version 19.0.4.227 Build 20190416 |
| Copyright (C) 1985-2019 Intel Corporation. All rights reserved. |

| C++, C | 511.povray_r(base, peak) 526.blender_r(base, peak) |
|-----------------------------------------------|
| Intel(R) C++ Intel(R) 64 Compiler for applications running on Intel(R) 64, Version 19.0.4.227 Build 20190416 |
| Copyright (C) 1985-2019 Intel Corporation. All rights reserved. |

| C++, C, Fortran | 507.cactuBSSN_r(base, peak) |
|-----------------------------------------------|

(Continued on next page)
Cisco Systems
Cisco UCS C220 M5 (Intel Xeon Gold 6242R, 3.10GHz)

SPECrate®2017_fp_base = 249
SPECrate®2017_fp_peak = 253

CPU2017 License: 9019
Test Sponsor: Cisco Systems
Test Date: Feb-2020
Tested by: Cisco Systems
Hardware Availability: Feb-2020
CPU2017 License: 9019
Test Sponsor: Cisco Systems
Test Date: Feb-2020
Tested by: Cisco Systems
Software Availability: May-2019

Compiler Version Notes (Continued)

Intel(R) C++ Intel(R) 64 Compiler for applications running on Intel(R) 64,
  Version 19.0.4.227 Build 20190416
Copyright (C) 1985-2019 Intel Corporation. All rights reserved.
Intel(R) C Intel(R) 64 Compiler for applications running on Intel(R) 64,
  Version 19.0.4.227 Build 20190416
Copyright (C) 1985-2019 Intel Corporation. All rights reserved.
Intel(R) Fortran Intel(R) 64 Compiler for applications running on Intel(R)
  64, Version 19.0.4.227 Build 20190416
Copyright (C) 1985-2019 Intel Corporation. All rights reserved.

Fortran | 503.bwaves_r(base, peak) 549.fotonik3d_r(base, peak)
        | 554.roms_r(base, peak)

Fortran, C | 521.wrf_r(base, peak) 527.cam4_r(base, peak)

Base Compiler Invocation

C benchmarks:
icc -m64 -std=c11

C++ benchmarks:
icpc -m64

Fortran benchmarks:
ifort -m64

Benchmarks using both Fortran and C:
ifort -m64 icc -m64 -std=c11

(Continued on next page)
### Cisco Systems
Cisco UCS C220 M5 (Intel Xeon Gold 6242R, 3.10GHz)

<table>
<thead>
<tr>
<th>CPU2017 License:</th>
<th>9019</th>
<th>Test Date:</th>
<th>Feb-2020</th>
</tr>
</thead>
<tbody>
<tr>
<td>Test Sponsor:</td>
<td>Cisco Systems</td>
<td>Hardware Availability:</td>
<td>Feb-2020</td>
</tr>
<tr>
<td>Tested by:</td>
<td>Cisco Systems</td>
<td>Software Availability:</td>
<td>May-2019</td>
</tr>
</tbody>
</table>

**SPEC CPU®2017 Floating Point Rate Result**

**SPECrate®2017_fp_base = 249**

**SPECrate®2017_fp_peak = 253**

---

## Base Compiler Invocation (Continued)

Benchmarks using both C and C++:

```
icpc -m64 icc -m64 -std=c11
```

Benchmarks using Fortran, C, and C++:

```
icpc -m64 icc -m64 -std=c11 ifort -m64
```

---

## Base Portability Flags

503.bwaves_r: -DSPEC_LP64
507.cactuBSSN_r: -DSPEC_LP64
508.namd_r: -DSPEC_LP64
510.parest_r: -DSPEC_LP64
511.povray_r: -DSPEC_LP64
519.lbm_r: -DSPEC_LP64
521.wrf_r: -DSPEC_LP64 -DSPEC_CASE_FLAG -convert big_endian
526.blender_r: -DSPEC_LP64 -DSPEC_LINUX -funsigned-char
527.cam4_r: -DSPEC_LP64 -DSPEC_CASE_FLAG
538.imagick_r: -DSPEC_LP64
544.nab_r: -DSPEC_LP64
549.fotonik3d_r: -DSPEC_LP64
554.roms_r: -DSPEC_LP64

---

## Base Optimization Flags

C benchmarks:

```
-xCORE-AVX512 -ipo -O3 -no-prec-div -qopt-prefetch
-ffinite-math-only -qopt-mem-layout-trans=4
```

C++ benchmarks:

```
-xCORE-AVX512 -ipo -O3 -no-prec-div -qopt-prefetch
-ffinite-math-only -qopt-mem-layout-trans=4
```

Fortran benchmarks:

```
-xCORE-AVX512 -ipo -O3 -no-prec-div -qopt-prefetch
-ffinite-math-only -qopt-mem-layout-trans=4 -auto
-nostandard-realloc-lhs -align array32byte
```

Benchmarks using both Fortran and C:

```
-xCORE-AVX512 -ipo -O3 -no-prec-div -qopt-prefetch
-ffinite-math-only -qopt-mem-layout-trans=4 -auto
-nostandard-realloc-lhs -align array32byte
```

(Continued on next page)
Cisco Systems
Cisco UCS C220 M5 (Intel Xeon Gold 6242R, 3.10GHz)

<table>
<thead>
<tr>
<th>SPECrate®2017_fp_base</th>
<th>249</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECrate®2017_fp_peak</td>
<td>253</td>
</tr>
</tbody>
</table>

CPU2017 License: 9019
Test Sponsor: Cisco Systems
Tested by: Cisco Systems

<table>
<thead>
<tr>
<th>Test Date:</th>
<th>Feb-2020</th>
</tr>
</thead>
<tbody>
<tr>
<td>Hardware Availability:</td>
<td>Feb-2020</td>
</tr>
<tr>
<td>Software Availability:</td>
<td>May-2019</td>
</tr>
</tbody>
</table>

### Base Optimization Flags (Continued)

Benchmarks using both C and C++:
- `-xCORE-AVX512` `-ipo` `-O3` `-no-prec-div` `-qopt-prefetch`
- `-ffinite-math-only` `-qopt-mem-layout-trans=4`

Benchmarks using Fortran, C, and C++:
- `-xCORE-AVX512` `-ipo` `-O3` `-no-prec-div` `-qopt-prefetch`
- `-ffinite-math-only` `-qopt-mem-layout-trans=4` `-auto`
- `-nostandard-realloc-lhs` `-align array32byte`

### Peak Compiler Invocation

**C benchmarks:**
```bash
icc -m64 -std=c11
```

**C++ benchmarks:**
```bash
icpc -m64
```

**Fortran benchmarks:**
```bash
ifort -m64
```

Benchmarks using both Fortran and C:
```bash
ifort -m64 icc -m64 -std=c11
```

Benchmarks using both C and C++:
```bash
icpc -m64 icc -m64 -std=c11
```

Benchmarks using Fortran, C, and C++:
```bash
icpc -m64 icc -m64 -std=c11 ifort -m64
```

### Peak Portability Flags

Same as Base Portability Flags

### Peak Optimization Flags

**C benchmarks:**
```bash
519.lbm_r: -prof-gen(pass 1) -prof-use(pass 2) -ipo -xCORE-AVX512
-O3 -no-prec-div -qopt-prefetch -ffinite-math-only
-qopt-mem-layout-trans=4
```

(Continued on next page)
Cisco Systems
Cisco UCS C220 M5 (Intel Xeon Gold 6242R, 3.10GHz)

SPECrate®2017_fp_base = 249
SPECrate®2017_fp_peak = 253

CPU2017 License: 9019
Test Sponsor: Cisco Systems
Tested by: Cisco Systems

Test Date: Feb-2020
Hardware Availability: Feb-2020
Software Availability: May-2019

Peak Optimization Flags (Continued)

538.imagick_r: -xCORE-AVX512 -ipo -O3 -no-prec-div -qopt-prefetch
-ffinite-math-only -qopt-mem-layout-trans=4

544.nab_r: Same as 538.imagick_r

C++ benchmarks:

508.namd_r: -prof-gen(pass 1) -prof-use(pass 2) -ipo -xCORE-AVX512
-O3 -no-prec-div -qopt-prefetch -ffinite-math-only
-qopt-mem-layout-trans=4

510.parest_r: -xCORE-AVX512 -ipo -O3 -no-prec-div -qopt-prefetch
-ffinite-math-only -qopt-mem-layout-trans=4

Fortran benchmarks:

503.bwaves_r: -xCORE-AVX512 -ipo -O3 -no-prec-div -qopt-prefetch
-ffinite-math-only -qopt-mem-layout-trans=4 -auto
-nostandard-realloc-lhs -align array32byte

549.fotonik3d_r: Same as 503.bwaves_r

554.roms_r: -prof-gen(pass 1) -prof-use(pass 2) -ipo -xCORE-AVX512
-O3 -no-prec-div -qopt-prefetch -ffinite-math-only
-qopt-mem-layout-trans=4 -auto -nostandard-realloc-lhs
-align array32byte

Benchmarks using both Fortran and C:

-prof-gen(pass 1) -prof-use(pass 2) -ipo -xCORE-AVX512 -O3
-no-prec-div -qopt-prefetch -ffinite-math-only
-qopt-mem-layout-trans=4 -auto -nostandard-realloc-lhs
-align array32byte

Benchmarks using both C and C++:

511.povray_r: -prof-gen(pass 1) -prof-use(pass 2) -ipo -xCORE-AVX512
-O3 -no-prec-div -qopt-prefetch -ffinite-math-only
-qopt-mem-layout-trans=4

526.blender_r: -xCORE-AVX512 -ipo -O3 -no-prec-div -qopt-prefetch
-ffinite-math-only -qopt-mem-layout-trans=4

Benchmarks using Fortran, C, and C++:

-xCORE-AVX512 -ipo -O3 -no-prec-div -qopt-prefetch

(Continued on next page)
Cisco Systems
Cisco UCS C220 M5 (Intel Xeon Gold 6242R, 3.10GHz)

<table>
<thead>
<tr>
<th>CPU2017 License: 9019</th>
<th>Test Date: Feb-2020</th>
</tr>
</thead>
<tbody>
<tr>
<td>Test Sponsor: Cisco Systems</td>
<td>Hardware Availability: Feb-2020</td>
</tr>
<tr>
<td>Tested by: Cisco Systems</td>
<td>Software Availability: May-2019</td>
</tr>
</tbody>
</table>

**SPECrate®2017_fp_base = 249**

**SPECrate®2017_fp_peak = 253**

### Peak Optimization Flags (Continued)

Benchmarks using Fortran, C, and C++ (continued):
- `ffinite-math-only` -qopt-mem-layout-trans=4 -auto
- `nstandard-realloc-lhs` -align array32byte

The flags files that were used to format this result can be browsed at

You can also download the XML flags sources by saving the following links:

SPEC CPU and SPECrate are registered trademarks of the Standard Performance Evaluation Corporation. All other brand and product names appearing in this result are trademarks or registered trademarks of their respective holders.

For questions about this result, please contact the tester. For other inquiries, please contact info@spec.org.

Tested with SPEC CPU®2017 v1.1.0 on 2020-02-27 06:02:43-0500.
Report generated on 2020-03-17 16:22:36 by CPU2017 PDF formatter v6255.
Originally published on 2020-03-17.